## INTEGRATED CIRCUITS



Preliminary specification Supersedes data of 1999 Oct 11 File under Integrated Circuits, IC01 2000 Jan 10



### UDA1320ATS

#### CONTENTS

| 1                                                    | FEATURES                                                                                                                                                                        |
|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.1<br>1.2<br>1.3<br>1.4                             | General<br>Multiple format input interface<br>DAC digital sound processing<br>Advanced audio configuration                                                                      |
| 2                                                    | APPLICATIONS                                                                                                                                                                    |
| 3                                                    | GENERAL DESCRIPTION                                                                                                                                                             |
| 4                                                    | ORDERING INFORMATION                                                                                                                                                            |
| 5                                                    | QUICK REFERENCE DATA                                                                                                                                                            |
| 6                                                    | BLOCK DIAGRAM                                                                                                                                                                   |
| 7                                                    | PINNING                                                                                                                                                                         |
| 8                                                    | FUNCTIONAL DESCRIPTION                                                                                                                                                          |
| 8.1<br>8.2<br>8.3<br>8.4<br>8.5<br>8.6<br>8.7<br>8.8 | System clock<br>Application modes<br>Multiple format input interface<br>Static pin mode<br>Pin compatibility<br>Interpolation filter (DAC)<br>Noise shaper<br>Filter-Stream DAC |
| 9                                                    | L3 INTERFACE DESCRIPTION                                                                                                                                                        |
| 9.1<br>9.2<br>9.3                                    | The L3 interface<br>Data transfer mode<br>Programming the features                                                                                                              |
| 10                                                   | LIMITING VALUES                                                                                                                                                                 |
| 11                                                   | HANDLING                                                                                                                                                                        |
| 12                                                   | QUALITY SPECIFICATION                                                                                                                                                           |
| 13                                                   | THERMAL CHARACTERISTICS                                                                                                                                                         |
| 14                                                   | DC CHARACTERISTICS                                                                                                                                                              |
| 15                                                   | AC CHARACTERISTICS                                                                                                                                                              |
| 15.1<br>15.2                                         | Analog<br>Digital                                                                                                                                                               |
| 16                                                   | APPLICATION INFORMATION                                                                                                                                                         |
| 17                                                   | PACKAGE OUTLINE                                                                                                                                                                 |
| 18                                                   | SOLDERING                                                                                                                                                                       |
| 18.1<br>18.2<br>18.3<br>18.4                         | Introduction<br>Reflow soldering<br>Wave soldering<br>Repairing soldered joints                                                                                                 |
| 19                                                   | DEFINITIONS                                                                                                                                                                     |
| 20                                                   | LIFE SUPPORT APPLICATIONS                                                                                                                                                       |

### UDA1320ATS

#### **1 FEATURES**

#### 1.1 General

- Low power consumption.
- 2.7 to 3.6 V power supply.
- Selectable control via L3 microcontroller interface or via static pin control.
- 256, 384 and 512f<sub>s</sub> system clock (f<sub>sys</sub>), selectable via the L3 interface or 256 and 384f<sub>s</sub> clock mode via static pin control
- supports sampling frequencies from 16kHz to 48kHz.
- Integrated digital filter plus non inverting DAC Digital-to-Analog Converter (DAC).
- Easy application and no analog post filtering required for DAC.
- Slave mode only applications.
- Small package size (SSOP16).

#### 1.2 Multiple format input interface

- I<sup>2</sup>S-bus, MSB-justified and LSB-justified 16,18 and 20 bits format compatible (in L3-mode).
- I<sup>2</sup>S-bus and LSB-justified 16,18 and 20 bits format compatible in static mode.
- 1f<sub>s</sub> input format data rate.

#### 1.3 DAC digital sound processing

- Digital logarithmic volume control via L3.
- Digital de-emphasis for 32, 44.1 and 48 kHz  $\rm f_s$  via L3 or 44.1 kHz  $\rm f_s$  via static pin control.
- Soft mute via static pin control or via L3 interface.

#### 1.4 Advanced audio configuration

- Stereo line output (under L3 volume control)
- High linearity, wide dynamic range, low distortion.



#### 2 APPLICATIONS

- Portable digital audio equipment, see Fig.8.
- · Set-top boxes

#### **3 GENERAL DESCRIPTION**

The UDA1320ATS/N2 is a single-chip non inverting stereo DAC employing bitstream conversion techniques. The low power consumption and low voltage requirements make the device eminently suitable for use in digital audio equipment which incorporates playback functions.

The UDA1320ATS/N2 supports the I<sup>2</sup>S-bus data format with word lengths of up to 20 bits, the MSB-justified data format with word lengths of up to 20 bits and the LSB-justified serial data format with word lengths of 16, 18 and 20 bits.

The UDA1320ATS/N2 can be used in two modes, either L3-mode or static pin mode.

In the L3-mode, all digital sound processing features must be controlled via the L3 interface, including the selection of the system clock setting.

In the two static-modes, the UDA1320ATS/N2 can be operated in the  $256f_s$  and  $384f_s$  system clock mode. The mute, de-emphasis for 44.1 kHz and 4 digital input formats (I<sup>2</sup>S and 16, 18, 20 bits LSB formats) can be selected via static pins. The L3 interface cannot be used in this application mode, also, volume control is not available in this mode.

#### **4** ORDERING INFORMATION

| TYPE NUMBER  |        | PACKAGE                                                           |          |  |  |  |  |
|--------------|--------|-------------------------------------------------------------------|----------|--|--|--|--|
| I TPE NUMBER | NAME   | DESCRIPTION                                                       | VERSION  |  |  |  |  |
| UDA1320ATS   | SSOP16 | plastic shrink small outline package; 16 leads; body width 4.4 mm | SOT369-1 |  |  |  |  |

### UDA1320ATS

#### 5 QUICK REFERENCE DATA

| SYMBOL              | PARAMETER                      | CONDITIONS            | MIN. | TYP. | MAX. | UNIT |
|---------------------|--------------------------------|-----------------------|------|------|------|------|
| Supply              |                                |                       |      | - I  |      |      |
| V <sub>DDA</sub>    | analog supply voltage          |                       | 2.7  | 3.3  | 3.6  | V    |
| V <sub>DDD</sub>    | digital supply voltage         |                       | 2.7  | 3.3  | 3.6  | V    |
| I <sub>DDA</sub>    | DAC supply current             |                       | -    | 6.5  | -    | mA   |
| I <sub>DDD</sub>    | digital supply current         |                       | -    | 3.0  | -    | mA   |
| T <sub>amb</sub>    | ambient temperature            |                       | -40  | -    | +85  | °C   |
| DAC                 |                                |                       | ł    | ·    | ·    |      |
| V <sub>o(rms)</sub> | output voltage (RMS value)     | note 1, 2             | -    | 1.0  | -    | V    |
| (THD + N)/S         | total harmonic distortion plus | at 0 dB               | -    | -90  | -85  | dB   |
|                     | noise-to-signal ratio          | at -60 dB; A-weighted | -    | -38  | -35  | dB   |
| S/N                 | signal-to-noise ratio          | code = 0; A-weighted  | -    | 100  | 95   | dB   |
| $\alpha_{cs}$       | channel separation             |                       | -    | 100  | -    | dB   |
| T <sub>amb</sub>    | ambient temperature            |                       | -40  | -    | +85  | °C   |

#### Notes

- 1. the output voltage has been changed with respect to the UDA1320TZ/N1.
- 2. the output voltage scales linearly with the power supply voltage.

#### 6 BLOCK DIAGRAM



### UDA1320ATS

#### 7 PINNING

| SYMBOL                | PIN | DESCRIPTION                                                             |  |  |
|-----------------------|-----|-------------------------------------------------------------------------|--|--|
| BCK                   | 1   | bit clock                                                               |  |  |
| WS                    | 2   | word select                                                             |  |  |
| DATAI                 | 3   | data input                                                              |  |  |
| V <sub>DDD</sub>      | 4   | digital power supply                                                    |  |  |
| V <sub>SSD</sub>      | 5   | digital ground                                                          |  |  |
| SYSCLK                | 6   | system clock: 256f <sub>s</sub> , 384f <sub>s</sub> , 512f <sub>s</sub> |  |  |
| APPSEL                | 7   | application mode select                                                 |  |  |
| APPL3                 | 8   | application pin 3                                                       |  |  |
| APPL2                 | 9   | application pin 2                                                       |  |  |
| APPL1                 | 10  | application pin 1                                                       |  |  |
| APPL0                 | 11  | application pin 0                                                       |  |  |
| V <sub>REF(DAC)</sub> | 12  | DAC reference voltage                                                   |  |  |
| V <sub>DDA</sub>      | 13  | analog supply voltage                                                   |  |  |
| V <sub>O(L)</sub>     | 14  | left output voltage                                                     |  |  |
| V <sub>SSA</sub>      | 15  | analog ground                                                           |  |  |
| V <sub>O(R)</sub>     | 16  | right output voltage                                                    |  |  |



#### 8 FUNCTIONAL DESCRIPTION

#### 8.1 System clock

The UDA1320ATS/N2 operates in slave mode only. This means in all applications the system devices must provide the system clock. The system frequency is selectable and depends on the mode of operation.

The options are 256f<sub>s</sub>,  $384f_s$  and  $512f_s$  for the L3 mode and  $256f_s$  plus  $384f_s$  for the static mode. The system clock must be locked in frequency to the digital interface input signals.

The UDA1320ATS/N2 supports sampling frequencies from 16kHz up to 48kHz

#### 8.2 Application modes

The application mode can be set with the tri-value APPSEL pin, to L3 mode (APPSEL =  $V_{SSD}$ ) or to either of two static modes (APPSEL =  $0.5V_{DDD}$  or APPSEL =  $V_{DDD}$ ). See Table 1 for APPL0 to APPL3 pin functions (active = HIGH).

 Table 1
 Selection modes via APPSEL (note 1)

|       | APPSEL           |                                             |                                          |  |  |  |  |  |
|-------|------------------|---------------------------------------------|------------------------------------------|--|--|--|--|--|
| PIN   | V <sub>SSD</sub> | 0.5V <sub>DDD</sub><br>(384f <sub>s</sub> ) | V <sub>DDD</sub><br>(256f <sub>s</sub> ) |  |  |  |  |  |
| APPL0 | TEST             | MUTE                                        | MUTE                                     |  |  |  |  |  |
| APPL1 | L3CLOCK          | DEEM                                        | DEEM                                     |  |  |  |  |  |
| APPL2 | L3MODE           | SF0                                         | SF0                                      |  |  |  |  |  |
| APPL3 | L3DATA           | SF1                                         | SF1                                      |  |  |  |  |  |

For example, in static pin control mode, the output signal can be soft muted by setting APPL0 HIGH. De-emphasis can be switched on for 44.1 kHz by setting APPL1 HIGH. APPL1 LOW will disable de-emphasis.

Note that when L3 interface is used, an L3 initialisation must be done when the IC is powered up!

In L3 mode pin APPL0 must be set to LOW.

### UDA1320ATS

#### 8.3 Multiple format input interface

L3 mode:

- I<sup>2</sup>S-bus with data word length of up to 20 bits
- MSB-justified format with data word length up to 20 bits
- LSB-justified format with data word length of 16, 18 or 20 bits.

#### 8.4 Static pin mode

The UDA1320ATS/N2 supports the following data input name formats in the static pin mode (via SF0 and SF1):

- I<sup>2</sup>S bus with data word length of up to 20 bits
- LSB-justified format with data word length of 16, 18 or 20 bits.

See Table 2, for the static pin codes of the 4 formats, selectable via SF0 and SF1.

The UDA1320ATS/N2 also accepts double speed data for double speed data monitoring purposes.

| Table 2 | Input format selection using SF0 and SF1 |
|---------|------------------------------------------|
|---------|------------------------------------------|

| FORMAT                | SF0 | SF1 |
|-----------------------|-----|-----|
| I <sup>2</sup> S      | 0   | 0   |
| LSB-justified 16 bits | 0   | 1   |
| LSB-justified 18 bits | 1   | 0   |
| LSB-justified 20 bits | 1   | 1   |

The formats are illustrated in Fig.3. Left and right data-channel words are time multiplexed. The WS signal must have 50% duty-factor for all LSB-justified modes.

For BCK and WS holds that the BCK frequency must be equal or smaller then 64 times WS, or  $f_{BCK} = < 64*f_{WS}$  in both L3 and static mode.

#### 8.5 Pin compatibility

In L3 interface mode the UDA1320ATS/N2 can be used on boards that are designed for the UDA1322. The software for UDA1322 can be used for the UDA1320ATS/N2 to control de-emphasis, volume control and mute and also the status settings like system clock setting and input data format. **IMPORTANT:** UDA1320ATS/N2 differs from the UDA1320TZ/N1 with respect to:

- in the static mode 384fs is supported instead of 512fs.
- the output voltage of the DAC. In the UDA1320TZ/N1 this is 800mVrms at 3.0V, now it is 1Vrms at 3.3V power supply

#### 8.6 Interpolation filter (DAC)

The digital filter interpolates from 1 to  $128f_s$  by cascading a recursive filter and a FIR filter, see Table 3.

| ITEM             | CONDITION               | VALUE (dB) |  |
|------------------|-------------------------|------------|--|
| Pass-band ripple | 0 to 0.45f <sub>s</sub> | ±0.1       |  |
| Stop band        | >0.55f <sub>s</sub>     | -50        |  |
| Dynamic range    | 0 to 0.45f <sub>s</sub> | 108        |  |

#### Table 3 Interpolation filter characteristics

#### 8.7 Noise shaper

The 3rd-order noise shaper operates at  $128f_s$ . It shifts in-band quantization noise to frequencies well above the audio band. This noise shaping technique enables high signal-to-noise ratios to be achieved. The noise shaper output is converted into an analog signal using a Filter-Stream DAC (FSDAC).

#### 8.8 Filter-Stream DAC

The FSDAC is a semi-digital reconstruction filter that converts the 1-bit data stream of the noise shaper to be analog output voltage. The filter coefficients are implemented as current sources and are summed at virtual ground of the output operational amplifier. In this way very high signal-to-noise performance and low clock jitter sensitivity is achieved. A post-filter is not needed due to the inherent filter function of the DAC. On-board amplifiers convert the FSDAC output current to an output voltage signal capable of driving a line output.

The output voltage of the FSDAC scales linearly with the power supply voltage.



2000 Jan 10

Preliminary specification

#### 9 L3 INTERFACE DESCRIPTION

#### 9.1 The L3 interface

The following system and digital sound processing features can be controlled in the microcontroller mode of the UDA1320ATS/N2:

- System clock frequency
- Data input format
- De-emphasis for 32 kHz, 44.1 kHz and 48 kHz
- Volume
- Soft mute.

The exchange of data and control information between the microcontroller and the UDA1320ATS/N2 is accomplished through a serial hardware interface comprising the following pins:

- L3DATA
- L3MODE
- L3CLOCK.

Information transfer through the microcontroller bus is organized in accordance with the L3 format, in which two different modes of operation can be distinguished; address mode and data transfer mode (see Figs 4 and 6).

The address mode is required to select a device communicating via the L3 bus and to define the destination registers for the data transfer mode.

Data transfer can only be in one direction, consisting of input to the UDA1320ATS/N2 to program sound processing and other functional features.

Data bits 7 to 2 represent a 6-bit device address, bit 7 being the MSB. The address of the UDA1320ATS/N2 is 000101 (bit 7 to bit 2). If the UDA1320ATS/N2 receives a different address, it will deselect its microcontroller interface logic.

#### 9.2 Data transfer mode

The selected address remains active during subsequent data transfers until the UDA1320ATS/N2 receives a new address command. The fundamental timing of data transfers is essentially the same as in the address mode, see Fig.6. The maximum input clock and data rate is 64 f<sub>s</sub>. All transfers are by 8-bit bytes. Data will be stored in the UDA1320ATS/N2 after reception of a complete byte. See Fig.5 for a multi-byte transfer.

#### Table 4 Selection of data transfer

| BIT 1 | BIT 0 | TRANSFER                                           |
|-------|-------|----------------------------------------------------|
| 0     | 0     | DATA (volume, de-emphasis, mute)                   |
| 0     | 1     | not used                                           |
| 1     | 0     | STATUS (system clock frequency, data input format) |
| 1     | 1     | not used                                           |



### UDA1320ATS

### UDA1320ATS





The sound feature values are stored in independent registers. The first selection of the registers is achieved by the choice of data type that is transferred ('STATUS' or 'DATA' transfer). This is performed in the address mode using bit 1 and bit 0, see Table 4,. The settings that can be controlled with 'STATUS' transfer are given in table 5, and

the settings that can be controlled using 'DATA' transfer are given in table 6.

The second selection is performed by the 2 MSBs of the data byte (bit 7 and bit 6). The other bits in the data byte (bit 5 to bit 0) is the value that is placed in the selected registers.

### UDA1320ATS

#### Table 5 Data transfer of type 'status'

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REGISTER SELECTED                                            |
|-------|-------|-------|-------|-------|-------|-------|-------|--------------------------------------------------------------|
| 0     | 0     | SC1   | SC0   | IF2   | IF1   | IF0   |       | System Clock frequency (1 : 0);<br>data Input Format (2 : 0) |
| 1     | 0     | 0     | 0     | 0     | 0     | 0     | 0     | reserved                                                     |

Table 6 Data transfer of type 'data'

| BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | REGISTER SELECTED         |
|-------|-------|-------|-------|-------|-------|-------|-------|---------------------------|
| 0     | 0     | VC5   | VC4   | VC3   | VC2   | VC1   | VC0   | Volume Control (5 : 0)    |
| 0     | 1     | 0     | 0     | 0     | 0     | 0     | 0     | reserved                  |
| 1     | 0     | 0     | DE1   | DE0   | MT    | 0     | 0     | DE-emphasis (1 : 0); MuTe |
| 1     | 1     | 0     | 0     | 0     | 0     | 0     | 1     | default setting           |

#### 9.3 Programming the features

When the data transfer of type 'STATUS' is selected, the features SYSTEM CLOCK FREQUENCY and DATA INPUT FORMAT can be controlled.

**System clock frequency:** a 2-bit value to select the used external clock frequency.

| Table 7 | System clock settings |
|---------|-----------------------|
|---------|-----------------------|

| SC1 | SC0 | FUNCTION          |
|-----|-----|-------------------|
| 0   | 0   | 512f <sub>s</sub> |
| 0   | 1   | 384f <sub>s</sub> |
| 1   | 0   | 256f <sub>s</sub> |
| 1   | 1   | not used          |

Data input format: a 3-bit value to select the data format.

| Table 8 | Data input format settings |
|---------|----------------------------|
|---------|----------------------------|

| IF2 | IF1 | IF0 | FUNCTION                |
|-----|-----|-----|-------------------------|
| 0   | 0   | 0   | I <sup>2</sup> S bus    |
| 0   | 0   | 1   | LSB-justified, 16 bits  |
| 0   | 1   | 0   | LSB -justified, 18 bits |
| 0   | 1   | 1   | LSB-justified, 20 bits  |
| 1   | 0   | 0   | MSB-justified           |
| 1   | 0   | 1   | not used                |
| 1   | 1   | 0   | not used                |
| 1   | 1   | 1   | not used                |

When the data transfer of type 'DATA' is selected, the features VOLUME, DE-EMPHASIS and MUTE can be controlled.

**Volume control:** a 6-bit value to program the volume attenuation (VC5 to VC0), 0 to  $-\infty$  dB in steps of 1 dB.

#### Table 9Volume settings

| VC5 | VC4 | VC3 | VC2 | VC1 | VC0 | VOLUME (dB) |
|-----|-----|-----|-----|-----|-----|-------------|
| 0   | 0   | 0   | 0   | 0   | 0   | 0           |
| 0   | 0   | 0   | 0   | 0   | 1   | 0           |
| 0   | 0   | 0   | 0   | 1   | 0   | -1          |
| 0   | 0   | 0   | 0   | 1   | 1   | -2          |
| :   | :   | :   | :   | :   | :   | :           |
| 1   | 1   | 1   | 1   | 0   | 1   | -60         |
| 1   | 1   | 1   | 1   | 1   | 1   | -∞          |

**De-emphasis:** a 2-bit value to enable the digital de-emphasis filter.

#### Table 10 De-emphasis settings

| DE1 | DE0 | FUNCTION              |
|-----|-----|-----------------------|
| 0   | 0   | no de-emphasis        |
| 0   | 1   | de-emphasis, 32 kHz   |
| 1   | 0   | de-emphasis, 44.1 kHz |
| 1   | 1   | de-emphasis, 48 kHz   |

Mute: a 1-bit value to enable the digital mute.

#### Table 11 Mute setting

| МТ | FUNCTION  |  |  |
|----|-----------|--|--|
| 0  | no muting |  |  |
| 1  | muting    |  |  |

### UDA1320ATS

#### **10 LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 134).

| SYMBOL                 | PARAMETER                   | CONDITIONS | MIN.  | MAX.  | UNIT |
|------------------------|-----------------------------|------------|-------|-------|------|
| V <sub>DDD</sub>       | digital supply voltage      | note 1     | _     | 5.0   | V    |
| V <sub>DDA</sub>       | analog supply voltage       | note 1     | -     | 5.0   | V    |
| T <sub>xtal(max)</sub> | maximum crystal temperature |            | _     | 150   | °C   |
| T <sub>stg</sub>       | storage temperature         |            | -65   | +125  | °C   |
| T <sub>amb</sub>       | ambient temperature         |            | -40   | +85   | °C   |
| V <sub>es</sub>        | electrostatic handling      | note 2     | -3000 | +3000 | V    |
|                        |                             | note 3     | -300  | +300  | V    |

#### Notes

- 1. All supply connections must be made to the same power supply.
- Equivalent to discharging a 100 pF capacitor via a 1.5 kΩ series resistor, except pin 14 which must be specified to -2500V (MIN) and +2500V (MAX).
- 3. Equivalent to discharging a 200 pF capacitor via a 2.5  $\mu$ H series inductor.

#### 11 HANDLING

Inputs and outputs are protected against electrostatic discharge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices.

#### **12 QUALITY SPECIFICATION**

In accordance with "SNW-FQ-611-E". The number of the quality specification can be found in the "Quality Reference Handbook". The handbook can be ordered using the code 9397 750 00192.

#### **13 THERMAL CHARACTERISTICS**

| SYMBOL               | PARAMETER                                   | CONDITIONS  | VALUE | UNIT |
|----------------------|---------------------------------------------|-------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air | 190   | K/W  |

### UDA1320ATS

### 14 DC CHARACTERISTICS

 $V_{DDD} = V_{DDA} = 3.3 \text{ V}$ ;  $T_{amb} = 25 \text{ °C}$ ;  $R_L = 5 \text{ k}\Omega$ . All voltages referenced to ground (pins 5 and 15) unless otherwise specified.

| SYMBOL              | PARAMETER                 | CONDITIONS                                  | MIN                 | TYP.         | MAX                    | UNIT |
|---------------------|---------------------------|---------------------------------------------|---------------------|--------------|------------------------|------|
| Supply              |                           |                                             |                     |              | -                      |      |
| V <sub>DDA</sub>    | DAC analog supply voltage | note 1                                      | 2.7                 | 3.3          | 3.6                    | V    |
| V <sub>DDD</sub>    | digital supply voltage    | note 1                                      | 2.7                 | 3.3          | 3.6                    | V    |
| I <sub>DDA</sub>    | analog supply current     | operation mode                              | _                   | 6.5          | -                      | mA   |
| I <sub>DDD</sub>    | digital supply current    | operation mode                              | -                   | 3.0          | -                      | mA   |
| Digital inpu        | ut pins                   |                                             |                     |              | •                      | •    |
| V <sub>IH</sub>     | HIGH-level input voltage  |                                             | 0.8V <sub>DDD</sub> | -            | -                      | V    |
| V <sub>IL</sub>     | LOW-level input voltage   |                                             | _                   | -            | 0.2V <sub>DDD</sub>    | V    |
| I <sub>LI</sub>     | input leakage current     |                                             | _                   | -            | 1                      | μA   |
| Ci                  | input capacitance         |                                             | -                   | -            | 10                     | pF   |
| V <sub>IH</sub>     | HIGH-level input voltage  |                                             | _                   | -            | V <sub>DDD</sub> + 0.5 | V    |
| V <sub>IL</sub>     | LOW-level input voltage   |                                             | -0.5                | -            | -                      | V    |
| DAC                 | •                         | -                                           |                     | •            | •                      | •    |
| V <sub>ref</sub>    | reference voltage         | with respect to V <sub>SSA</sub>            | $0.45V_{DDA}$       | $0.5V_{DDA}$ | 0.55V <sub>DDA</sub>   | V    |
| I <sub>o(max)</sub> | maximum output current    | (THD + N)/S < 0.1%<br>R <sub>L</sub> = 5 kΩ | -                   | 0.22         | -                      | mA   |
| R <sub>out</sub>    | output resistance         |                                             | _                   | 0.15         | 2.0                    | Ω    |
| RL                  | load resistance           |                                             | 3                   | -            | -                      | kΩ   |
| CL                  | load capacitance          | note 2                                      | _                   | -            | 50                     | pF   |

#### Notes

1. All supply connections must be made to the same external power supply unit.

2. When the DAC drives a capacitive load above 50 pF, a series resistance of 100  $\Omega$  must be used to prevent oscillations in the output operational amplifier.

### UDA1320ATS

#### **15 AC CHARACTERISTICS**

### 15.1 Analog

 $V_{DDD} = V_{DDA} = 3.3 \text{ V}$ ; f<sub>i</sub> = 1 kHz; T<sub>amb</sub> = 25 °C; R<sub>L</sub> = 5 k $\Omega$ . All voltages referenced to ground (pins 5 and 15) unless otherwise specified.

| SYMBOL              | PARAMETER                      | CONDITIONS                                                        | MIN. | TYP. | MAX. | UNIT |
|---------------------|--------------------------------|-------------------------------------------------------------------|------|------|------|------|
| DAC                 |                                |                                                                   | •    |      |      | •    |
| V <sub>o(rms)</sub> | output voltage (RMS value)     |                                                                   | -    | 1.0  | _    | V    |
| $\Delta V_o$        | unbalance between channels     |                                                                   | -    | 0.1  | -    | dB   |
| (THD + N)/S         | total harmonic distortion plus | at 0 dB                                                           | -    | -90  | -85  | dB   |
|                     | noise-to-signal ratio          | at –60 dB; A-weighted                                             | -    | -38  | -35  | dB   |
| S/N                 | signal-to-noise ratio          | code = 0; A-weighted                                              | -    | 100  | 95   | dB   |
| $\alpha_{cs}$       | channel separation             |                                                                   | -    | 100  | -    | dB   |
| PSRR                | power supply ripple rejection  | f <sub>ripple</sub> = 1 kHz;<br>V <sub>ripple(p-p)</sub> = 100 mV | -    | 50   | -    | dB   |
|                     | ratio                          | V <sub>ripple(p-p)</sub> = 100 mV                                 |      |      |      |      |

### UDA1320ATS

### 15.2 Digital

 $V_{DDD} = V_{DDA} = 2.7$  to 3.6 V;  $T_{amb} = -20$  to +85 °C;  $R_L = 5 \text{ k}\Omega$ . All voltages referenced to ground (pins 5 and 15); unless otherwise specified.

| SYMBOL                    | PARAMETER                                 | CONDITIONS                        | MIN. | TYP. | MAX. | UNIT              |
|---------------------------|-------------------------------------------|-----------------------------------|------|------|------|-------------------|
| T <sub>sys</sub>          | system clock cycle                        | $f_{sys} = 256 f_s$               | 78   | 88   | 244  | ns                |
|                           |                                           | $f_{sys} = 384 f_s$               | 52   | 59   | 162  | ns                |
|                           |                                           | $f_{sys} = 512 f_s$               | 39   | 44   | 122  | ns                |
| t <sub>CWL</sub>          | LOW-level system clock pulse width        | f <sub>sys</sub> < 19.2 MHz       | 30   | -    | 70   | %T <sub>sys</sub> |
|                           |                                           | f <sub>sys</sub> ≥ 19.2 MHz       | 40   | _    | 60   | %T <sub>sys</sub> |
| t <sub>CWH</sub>          | HIGH-level system clock pulse width       | f <sub>sys</sub> < 19.2 MHz       | 30   | -    | 70   | %T <sub>sys</sub> |
|                           |                                           | f <sub>sys</sub> ≥ 19.2 MHz       | 40   | -    | 60   | %T <sub>sys</sub> |
| Serial input              | t data timing (see Fig.7)                 | •                                 | ·    | •    | •    | •                 |
| T <sub>cy(CLK)(bit)</sub> | bit clock period                          |                                   | 300  | -    | -    | ns                |
| t <sub>CLKH(bit)</sub>    | bit clock HIGH time                       |                                   | 100  | _    | -    | ns                |
| t <sub>CLKL(bit)</sub>    | bit clock LOW time                        |                                   | 100  | -    | -    | ns                |
| t <sub>r</sub>            | rise time                                 |                                   | -    | -    | 20   | ns                |
| t <sub>f</sub>            | fall time                                 |                                   | -    | _    | 20   | ns                |
| t <sub>su(i)(D)</sub>     | data input set-up time                    |                                   | 20   | _    | -    | ns                |
| t <sub>h(i)(D)</sub>      | data input hold time                      |                                   | 0    | _    | -    | ns                |
| t <sub>su(WS)</sub>       | word selection set-up time                |                                   | 20   | _    | -    | ns                |
| t <sub>h(WS)</sub>        | word selection hold time                  |                                   | 10   | -    | -    | ns                |
| Microcontro               | oller interface timing (see Figs 4 and 6) |                                   | •    | •    | •    | •                 |
| T <sub>cy(CLK)(L3)</sub>  | L3CLK                                     |                                   | 500  | _    | -    | ns                |
| t <sub>CLK(L3)H</sub>     | L3CLK HIGH period                         |                                   | 250  | _    | -    | ns                |
| t <sub>CLK(L3)L</sub>     | L3CLK LOW period                          |                                   | 250  | -    | -    | ns                |
| t <sub>su(L3)A</sub>      | L3MODE set-up time                        | addressing mode                   | 190  | -    | -    | ns                |
| t <sub>h(L3)A</sub>       | L3MODE hold time                          | addressing mode                   | 190  | _    | -    | ns                |
| t <sub>su(L3)D</sub>      | L3MODE set-up time                        | data transfer mode                | 190  | _    | -    | ns                |
| t <sub>h(L3)D</sub>       | L3MODE hold time                          | data transfer mode                | 190  | -    | -    | ns                |
| t <sub>su(L3)DA</sub>     | L3DATA set-up time                        | data transfer and addressing mode | 190  | -    | -    | ns                |
| t <sub>h(L3)DA</sub>      | L3DATA hold time                          | data transfer and addressing mode | 30   | -    | -    | ns                |
| t <sub>stp(L3)</sub>      | L3MODE halt time                          |                                   | 190  | _    | _    | ns                |

### UDA1320ATS



#### 16 APPLICATION INFORMATION



#### 17 PACKAGE OUTLINE



### UDA1320ATS

### UDA1320ATS

#### 18 SOLDERING

# 18.1 Introduction to soldering surface mount packages

This text gives a very brief insight to a complex technology. A more in-depth account of soldering ICs can be found in our *"Data Handbook IC26; Integrated Circuit Packages"* (document order number 9398 652 90011).

There is no soldering method that is ideal for all surface mount IC packages. Wave soldering is not always suitable for surface mount ICs, or for printed-circuit boards with high population densities. In these situations reflow soldering is often used.

#### 18.2 Reflow soldering

Reflow soldering requires solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the printed-circuit board by screen printing, stencilling or pressure-syringe dispensing before package placement.

Several methods exist for reflowing; for example, infrared/convection heating in a conveyor type oven. Throughput times (preheating, soldering and cooling) vary between 100 and 200 seconds depending on heating method.

Typical reflow peak temperatures range from 215 to 250 °C. The top-surface temperature of the packages should preferable be kept below 230 °C.

#### 18.3 Wave soldering

Conventional single wave soldering is not recommended for surface mount devices (SMDs) or printed-circuit boards with a high component density, as solder bridging and non-wetting can present major problems.

To overcome these problems the double-wave soldering method was specifically developed.

If wave soldering is used the following conditions must be observed for optimal results:

- Use a double-wave soldering method comprising a turbulent wave with high upward pressure followed by a smooth laminar wave.
- For packages with leads on two sides and a pitch (e):
  - larger than or equal to 1.27 mm, the footprint longitudinal axis is **preferred** to be parallel to the transport direction of the printed-circuit board;
  - smaller than 1.27 mm, the footprint longitudinal axis must be parallel to the transport direction of the printed-circuit board.

The footprint must incorporate solder thieves at the downstream end.

• For packages with leads on four sides, the footprint must be placed at a 45° angle to the transport direction of the printed-circuit board. The footprint must incorporate solder thieves downstream and at the side corners.

During placement and before soldering, the package must be fixed with a droplet of adhesive. The adhesive can be applied by screen printing, pin transfer or syringe dispensing. The package can be soldered after the adhesive is cured.

Typical dwell time is 4 seconds at 250 °C. A mildly-activated flux will eliminate the need for removal of corrosive residues in most applications.

#### 18.4 Manual soldering

Fix the component by first soldering two diagonally-opposite end leads. Use a low voltage (24 V or less) soldering iron applied to the flat part of the lead. Contact time must be limited to 10 seconds at up to 300 °C.

When using a dedicated tool, all other leads can be soldered in one operation within 2 to 5 seconds between 270 and 320  $^\circ\text{C}.$ 

### UDA1320ATS

#### 18.5 Suitability of surface mount IC packages for wave and reflow soldering methods

| PACKAGE                                      | SOLDERING METHOD                  |                       |  |  |
|----------------------------------------------|-----------------------------------|-----------------------|--|--|
| FACKAGE                                      | WAVE                              | REFLOW <sup>(1)</sup> |  |  |
| BGA, LFBGA, SQFP, TFBGA                      | not suitable                      | suitable              |  |  |
| HBCC, HLQFP, HSQFP, HSOP, HTQFP, HTSSOP, SMS | not suitable <sup>(2)</sup>       | suitable              |  |  |
| PLCC <sup>(3)</sup> , SO, SOJ                | suitable                          | suitable              |  |  |
| LQFP, QFP, TQFP                              | not recommended <sup>(3)(4)</sup> | suitable              |  |  |
| SSOP, TSSOP, VSO                             | not recommended <sup>(5)</sup>    | suitable              |  |  |

#### Notes

- 1. All surface mount (SMD) packages are moisture sensitive. Depending upon the moisture content, the maximum temperature (with respect to time) and body size of the package, there is a risk that internal or external package cracks may occur due to vaporization of the moisture in them (the so called popcorn effect). For details, refer to the Drypack information in the "Data Handbook IC26; Integrated Circuit Packages; Section: Packing Methods".
- 2. These packages are not suitable for wave soldering as a solder joint between the printed-circuit board and heatsink (at bottom version) can not be achieved, and as solder may stick to the heatsink (on top version).
- 3. If wave soldering is considered, then the package must be placed at a 45° angle to the solder wave direction. The package footprint must incorporate solder thieves downstream and at the side corners.
- 4. Wave soldering is only suitable for LQFP, TQFP and QFP packages with a pitch (e) equal to or larger than 0.8 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.65 mm.
- 5. Wave soldering is only suitable for SSOP and TSSOP packages with a pitch (e) equal to or larger than 0.65 mm; it is definitely not suitable for packages with a pitch (e) equal to or smaller than 0.5 mm.

#### **19 DEFINITIONS**

#### Data sheet status

| Objective specification   | This data sheet contains target or goal specifications for product development.       |
|---------------------------|---------------------------------------------------------------------------------------|
| Preliminary specification | This data sheet contains preliminary data; supplementary data may be published later. |
| Product specification     | This data sheet contains final product specifications.                                |
|                           |                                                                                       |

#### Limiting values

Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

#### Application information

Where application information is given, it is advisory and does not form part of the specification.

#### 20 LIFE SUPPORT APPLICATIONS

These products are not designed for use in life support appliances, devices, or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips for any damages resulting from such improper use or sale.

### UDA1320ATS

NOTES

# Philips Semiconductors – a worldwide company

Argentina: see South America Australia: 3 Figtree Drive, HOMEBUSH, NSW 2140, Tel. +61 2 9704 8141, Fax. +61 2 9704 8139 Austria: Computerstr. 6, A-1101 WIEN, P.O. Box 213, Tel. +43 1 60 101 1248. Fax. +43 1 60 101 1210 Belarus: Hotel Minsk Business Center, Bld. 3, r. 1211, Volodarski Str. 6, 220050 MINSK, Tel. +375 172 20 0733, Fax. +375 172 20 0773 Belgium: see The Netherlands Brazil: see South America Bulgaria: Philips Bulgaria Ltd., Energoproject, 15th floor, 51 James Bourchier Blvd., 1407 SOFIA, Tel. +359 2 68 9211, Fax. +359 2 68 9102 Canada: PHILIPS SEMICONDUCTORS/COMPONENTS, Tel. +1 800 234 7381, Fax. +1 800 943 0087 China/Hong Kong: 501 Hong Kong Industrial Technology Centre, 72 Tat Chee Avenue, Kowloon Tong, HONG KONG, Tel. +852 2319 7888, Fax. +852 2319 7700 Colombia: see South America Czech Republic: see Austria Denmark: Sydhavnsgade 23, 1780 COPENHAGEN V, Tel. +45 33 29 3333, Fax. +45 33 29 3905 Finland: Sinikalliontie 3, FIN-02630 ESPOO, Tel. +358 9 615 800, Fax. +358 9 6158 0920 France: 51 Rue Carnot, BP317, 92156 SURESNES Cedex, Tel. +33 1 4099 6161, Fax. +33 1 4099 6427 Germany: Hammerbrookstraße 69, D-20097 HAMBURG, Tel. +49 40 2353 60, Fax. +49 40 2353 6300 Hungary: see Austria India: Philips INDIA Ltd, Band Box Building, 2nd floor, 254-D, Dr. Annie Besant Road, Worli, MUMBAI 400 025, Tel. +91 22 493 8541, Fax. +91 22 493 0966 Indonesia: PT Philips Development Corporation, Semiconductors Division, Gedung Philips, Jl. Buncit Raya Kav.99-100, JAKARTA 12510, Tel. +62 21 794 0040 ext. 2501, Fax. +62 21 794 0080 Ireland: Newstead, Clonskeagh, DUBLIN 14, Tel. +353 1 7640 000, Fax. +353 1 7640 200 Israel: RAPAC Electronics, 7 Kehilat Saloniki St, PO Box 18053, TEL AVIV 61180, Tel. +972 3 645 0444, Fax. +972 3 649 1007 Italy: PHILIPS SEMICONDUCTORS, Via Casati, 23 - 20052 MONZA (MI), Tel. +39 039 203 6838. Fax +39 039 203 6800 Japan: Philips Bldg 13-37, Kohnan 2-chome, Minato-ku, TOKYO 108-8507, Tel. +81 3 3740 5130, Fax. +81 3 3740 5057 Korea: Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. +82 2 709 1412, Fax. +82 2 709 1415 Malaysia: No. 76 Jalan Universiti, 46200 PETALING JAYA, SELANGOR, Tel. +60 3 750 5214, Fax. +60 3 757 4880 Mexico: 5900 Gateway East, Suite 200, EL PASO, TEXAS 79905, Tel. +9-5 800 234 7381, Fax +9-5 800 943 0087

Middle East: see Italy

For all other countries apply to: Philips Semiconductors, International Marketing & Sales Communications, Building BE-p, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Fax. +31 40 27 24825

ro roconvod Doproduction

Netherlands: Postbus 90050, 5600 PB EINDHOVEN, Bldg. VB, Tel. +31 40 27 82785, Fax. +31 40 27 88399 New Zealand: 2 Wagener Place, C.P.O. Box 1041, AUCKLAND, Tel. +64 9 849 4160, Fax. +64 9 849 7811 Norway: Box 1, Manglerud 0612, OSLO, Tel. +47 22 74 8000, Fax. +47 22 74 8341 Pakistan: see Singapore Philippines: Philips Semiconductors Philippines Inc., 106 Valero St. Salcedo Village, P.O. Box 2108 MCC, MAKATI, Metro MANILA, Tel. +63 2 816 6380, Fax. +63 2 817 3474 Poland: Al.Jerozolimskie 195 B, 02-222 WARSAW, Tel. +48 22 5710 000, Fax. +48 22 5710 001 Portugal: see Spain Romania: see Italy Russia: Philips Russia, UI. Usatcheva 35A, 119048 MOSCOW, Tel. +7 095 755 6918, Fax. +7 095 755 6919 Singapore: Lorong 1, Toa Payoh, SINGAPORE 319762, Tel. +65 350 2538, Fax. +65 251 6500 Slovakia: see Austria Slovenia: see Italy South Africa: S.A. PHILIPS Pty Ltd., 195-215 Main Road Martindale, 2092 JOHANNESBURG, P.O. Box 58088 Newville 2114, Tel. +27 11 471 5401, Fax. +27 11 471 5398 South America: Al. Vicente Pinzon, 173, 6th floor, 04547-130 SÃO PAULO, SP, Brazil Tel. +55 11 821 2333. Fax. +55 11 821 2382 Spain: Balmes 22, 08007 BARCELONA Tel. +34 93 301 6312, Fax. +34 93 301 4107 Sweden: Kottbygatan 7, Akalla, S-16485 STOCKHOLM, Tel. +46 8 5985 2000, Fax. +46 8 5985 2745 Switzerland: Allmendstrasse 140, CH-8027 ZÜRICH, Tel. +41 1 488 2741 Fax. +41 1 488 3263 Taiwan: Philips Semiconductors, 6F, No. 96, Chien Kuo N. Rd., Sec. 1, TAIPEI, Taiwan Tel. +886 2 2134 2886, Fax. +886 2 2134 2874 Thailand: PHILIPS ELECTRONICS (THAILAND) Ltd. 209/2 Sanpavuth-Bangna Road Prakanong, BANGKOK 10260, Tel. +66 2 745 4090, Fax. +66 2 398 0793 Turkey: Yukari Dudullu, Org. San. Blg., 2.Cad. Nr. 28 81260 Umraniye, ISTANBUL, Tel. +90 216 522 1500, Fax. +90 216 522 1813 Ukraine: PHILIPS UKRAINE, 4 Patrice Lumumba str., Building B, Floor 7, 252042 KIEV, Tel. +380 44 264 2776, Fax. +380 44 268 0461 United Kingdom: Philips Semiconductors Ltd., 276 Bath Road, Hayes, MIDDLESEX UB3 5BX, Tel. +44 208 730 5000, Fax. +44 208 754 8421 United States: 811 East Arques Avenue, SUNNYVALE, CA 94088-3409, Tel. +1 800 234 7381, Fax. +1 800 943 0087 Uruguay: see South America

Vietnam: see Singapore

Yugoslavia: PHILIPS, Trg N. Pasica 5/v, 11000 BEOGRAD, Tel. +381 11 3341 299, Fax.+381 11 3342 553

Internet: http://www.semiconductors.philips.com

#### © Philips Electronics N.V. 2000

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands

545002/25/02/pp20

Date of release: 2000 Jan 10

Document order number: 9397 750 06675

SCA 69

Let's make things better.



